Back to Search
Start Over
Novel Speed-and-Power-Optimized SRAM Cell Designs With Enhanced Self-Recoverability From Single- and Double-Node Upsets
- Source :
- IEEE Transactions on Circuits and Systems I: Regular Papers, IEEE Transactions on Circuits and Systems I: Regular Papers, IEEE, In press, ⟨10.1109/TCSI.2020.3018328⟩
- Publication Year :
- 2020
- Publisher :
- HAL CCSD, 2020.
-
Abstract
- International audience; The continuous advancement of CMOS technologies makes SRAMs more and more sensitive to soft errors. This paper presents two novel radiation-hardened SRAM cell designs, namely S4P8N and S8P4N, with enhanced self-recoverability from single-node upsets (SNUs) and Double-node upsets (DNUs). First, the S4P8N cell that has more redundant nodes and more access transistors is proposed. The cell has the following advantages: (1) it can self-recover from all possible SNUs; (2) it can self-recover from a part of DNUs; (3) it has small overhead in terms of power dissipation. Then, to reduce read and write access time, the S8P4N cell that uses a special feedback mechanism among its internal nodes is proposed. The cell has similar soft error tolerability as the S4P8N cell. Simulation results validate the high robustness of the proposed SRAM cells. These results also show that the write access time, read access time, and power dissipation of the S8P4N cell are reduced approximately by 29%, 20%, and 21% on average, at the cost of moderate silicon area, when compared with the state-of-the-art radiation-hardened SRAM cells.
- Subjects :
- Computer science
02 engineering and technology
Integrated circuit
Hardware_PERFORMANCEANDRELIABILITY
soft error
self-recoverability
law.invention
node upset
law
Robustness (computer science)
0202 electrical engineering, electronic engineering, information engineering
Static random-access memory
Electrical and Electronic Engineering
[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics
radiation hardening
business.industry
020208 electrical & electronic engineering
Transistor
Feedback loop
SRAM
020202 computer hardware & architecture
Soft error
CMOS
Embedded system
business
Access time
Subjects
Details
- Language :
- English
- ISSN :
- 15498328 and 15580806
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Circuits and Systems I: Regular Papers, IEEE Transactions on Circuits and Systems I: Regular Papers, IEEE, In press, ⟨10.1109/TCSI.2020.3018328⟩
- Accession number :
- edsair.doi.dedup.....d006f77d309e237d25385e227383deb8
- Full Text :
- https://doi.org/10.1109/TCSI.2020.3018328⟩