Back to Search Start Over

A Zero-Timing Overhead SET Mitigation Approach for Flash-based FPGAs

Authors :
Sarah Azimi
Boyang Du
Luca Sterpone
Source :
2018 18th European Conference on Radiation and Its Effects on Components and Systems (RADECS).
Publication Year :
2018
Publisher :
IEEE, 2018.

Abstract

Reliability of Integrated Circuits (ICs) is nowadays a major concern for sub-micron technologies especially when they are adopted in mission critical applications. The decreasing of device feature size leads to an increasing of the device sensitivity against Single Event Effects (SEEs), especially Single Event Transients (SETs), induced particle strikes within the device silicon structure. Flash-based FPGA is a golden core for aerospace safety critical applications; however, traditional SET mitigation solutions, such as filter insertion, can lead to performance degradation of the implemented design. In this paper, we provide a new implementation flow that is able to evaluate the SET phenomena considering its specific convergence case and effectively mitigate the SETs without introducing any performance penalization to the original netlist. Experimental results on different sets of benchmark circuits demonstrated the mitigation of SET events without affecting the timing performances of the circuits.

Details

Database :
OpenAIRE
Journal :
2018 18th European Conference on Radiation and Its Effects on Components and Systems (RADECS)
Accession number :
edsair.doi.dedup.....cfa98045e16e1e20bd8698cb952e705d
Full Text :
https://doi.org/10.1109/radecs45761.2018.9328665