Back to Search Start Over

On VLSI design of rank-order filtering using DCRAM architecture

Authors :
Lan-Rong Dung
Meng-Chun Lin
Source :
Integration. 41:193-209
Publication Year :
2008
Publisher :
Elsevier BV, 2008.

Abstract

This paper addresses on VLSI design of rank-order filtering (ROF) with a maskable memory for real-time speech and image processing applications. Based on a generic bit-sliced ROF algorithm, the proposed design uses a special-defined memory, called the dual-cell random-access memory (DCRAM), to realize major operations of ROF: threshold decomposition and polarization. Using the memory-oriented architecture, the proposed ROF processor can benefit from high flexibility, low cost and high speed. The DCRAM can perform the bit-sliced read, partial write, and pipelined processing. The bit-sliced read and partial write are driven by maskable registers. With recursive execution of the bit-slicing read and partial write, the DCRAM can effectively realize ROF in terms of cost and speed. The proposed design has been implemented using TSMC [email protected] 1P6M technology. As shown in the result of physical implementation, the core size is [email protected]^2 and the VLSI implementation of ROF can operate at 256MHz for 1.8V supply.

Details

ISSN :
01679260
Volume :
41
Database :
OpenAIRE
Journal :
Integration
Accession number :
edsair.doi.dedup.....ca80d8f3b751840a5b1e3724d49acdc6
Full Text :
https://doi.org/10.1016/j.vlsi.2007.05.002