Back to Search Start Over

Analysis and design of low power SRAM cell using independent gate FinFET

Authors :
Shyam Akashe
Saurabh Khandelwal
Vandna Sikarwar
The Endeavour in this paper was supported by ITM University (Gwalior, India) with the collaboration of Cadence System Design (Bangalore, India).
Source :
Radioelectronics and Communications Systems; Том 56, № 9 (2013); 434-440
Publication Year :
2013
Publisher :
Allerton Press, 2013.

Abstract

Scaling of bulk MOSFET faces great challenges in nanoscale integration technology by producing short channel effect which leads to increased leakage. FinFET has become the most promising substitute to bulk CMOS technology because of reducing short channel effect. Dual-gate FinFET can be designed either by shorting gates on either side for better performance or both gates can be controlled independently to reduce the leakage and hence power consumption. A six transistor SRAM cell based on independent-gate FinFET technology is described in this paper for simultaneously reducing the active and standby mode power consumption. A work is focused on the independent gate FinFET technology as this mode provides less power consumption, less area consumption and low delay as compared to other modes. Leakage current and power consumption in independent gate FinFET is compared with tied gate or shorted gate FinFET SRAM cell. Moreover, delay has been estimated in presented SRAM cells. Further, leakage reduction technique is applied to independent gate FinFET 6T SRAM cell.

Details

ISSN :
19348061 and 07352727
Volume :
56
Database :
OpenAIRE
Journal :
Radioelectronics and Communications Systems
Accession number :
edsair.doi.dedup.....a16497a6dde6631c49d5e9f76269c259
Full Text :
https://doi.org/10.3103/s0735272713090021