Back to Search Start Over

On the Automatic Transactor Generation for TLM-based Design Flows

Authors :
Franco Fummi
Nicola Bombieri
Source :
HLDVT
Publication Year :
2006
Publisher :
IEEE, 2006.

Abstract

Transaction Level Modeling (TLM) has been proposed as the leading strategy to address the always increasing complexity of digital systems design and verification. It allows designers to focus on the functionalities of the design, while abstracting away implementation details that will be added at lower abstraction levels. A TLM-based design flow can afford several advantages, such as, TLM-RTL mixed simulation, testbench and assertion reuse by exploiting the transactor concept. Nevertheless, transactors implementation and verification are duty of designers so far and their generation effort often overcomes the benefits of the TLM-based design adoption. In this paper a methodology is proposed to automate some parts of the transactor generation aiming at reaching their correct-by-construction implementation. The methodology relies on (i) the adoption a TLM API standard to ensure a correct refinement degree of transactors and (ii) the Extended Finite State Machine (EFSM) model to formally represent the communication environment through the generation process.

Details

ISSN :
15526674
Database :
OpenAIRE
Journal :
2006 IEEE International High Level Design Validation and Test Workshop
Accession number :
edsair.doi.dedup.....8b546e06636d95dfcaca6e73e195d089
Full Text :
https://doi.org/10.1109/hldvt.2006.319969