Back to Search Start Over

The Serial Commutator FFT

Authors :
Shen-Jui Huang
Mario Garrido
Oscar Gustafsson
Sau-Gee Chen
Source :
IEEE Transactions on Circuits and Systems II: Express Briefs. 63:974-978
Publication Year :
2016
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2016.

Abstract

This brief presents a new type of fast Fourier transform (FFT) hardware architectures called serial commutator (SC) FFT. The SC FFT is characterized by the use of circuits for bit-dimension permutation of serial data. The proposed architectures are based on the observation that, in the radix-2 FFT algorithm, only half of the samples at each stage must be rotated. This fact, together with a proper data management, makes it possible to allocate rotations only every other clock cycle. This allows for simplifying the rotator, halving the complexity with respect to conventional serial FFT architectures. Likewise, the proposed approach halves the number of adders in the butterflies with respect to previous architectures. As a result, the proposed architectures use the minimum number of adders, rotators, and memory that are necessary for a pipelined FFT of serial data, with 100% utilization ratio. Funding Agencies|Swedish ELLIIT Program

Details

ISSN :
15583791 and 15497747
Volume :
63
Database :
OpenAIRE
Journal :
IEEE Transactions on Circuits and Systems II: Express Briefs
Accession number :
edsair.doi.dedup.....7ef20ca3972da77a4bfa06fbc068c6a6