Back to Search Start Over

Integration of capacitor for sub-100-nm DRAM trench technology

Authors :
B. Sell
Uwe Schröder
J. Lutzen
Andreas Orth
H. Seidl
A. Birner
Stefan Jakschik
T. Hecht
Matthias Goldbach
A. Sanger
D. Schumann
M. Gutsche
Source :
Scopus-Elsevier

Abstract

One of the key enablers in scaling DRAM trench capacitors to sub-100 nm ground rules is a viable collar integration concept. We report, for the first time, the successful implementation of a buried collar concept, which leaves ample space for the connection from the array device to the inner electrode. The new collar integration scheme is fully compatible with a number of capacitance enhancement techniques including surface enlargement by trench widening, HSG deposition as well as the utilization of high-k node dielectrics such as Al/sub 2/O/sub 3/. These capacitance enhancement techniques are required to maintain a capacitance in excess of 30 fF/cell. In addition, a metal fill of the deep trench is necessary to maintain a low series resistance of the inner electrode, which is also demonstrated for the first time. The successful integration of these key enablers in deep trenches is presented.

Details

Database :
OpenAIRE
Journal :
Scopus-Elsevier
Accession number :
edsair.doi.dedup.....7a3dbc34eb44dacc54f708de02adc130