Back to Search Start Over

Fault tolerant electronic system design

Authors :
Luca Sterpone
Boyang Du
Source :
ITC
Publication Year :
2017
Publisher :
IEEE, 2017.

Abstract

Due to technology scaling, which means smaller transistor, lower voltage and more aggressive clock frequency, VLSI devices are becoming more susceptible against soft errors. Especially for those devices deployed in safety- and mission-critical applications, dependability and reliability are becoming increasingly important constraints during the development of system on/around them. Other phenomena (e.g. aging and wear-out effects) also have negative impacts on reliability of modern circuits. Furthermore, as recent researches show that even at sea level, radiation particles can still induce soft errors in electronic systems, for avionic and space applications, certain fault tolerant strategy must be applied to guarantee system reliability throughout application lifetime. In this paper, we focus on two aspects: testing for System-on-Chip/System-on-Programmable-Chip by exploiting debug infrastructures and analysis and mitigation of Single Event Effects on FPGA devices.

Details

Database :
OpenAIRE
Journal :
2017 IEEE International Test Conference (ITC)
Accession number :
edsair.doi.dedup.....59f97cf5eba0863293befedf0eae176a
Full Text :
https://doi.org/10.1109/test.2017.8242080