Back to Search Start Over

enLeveraging Hardware QoS to Control Contention in the Xilinx Zynq UltraScale+ MPSoC

Authors :
Serrano-Cases, Alejandro
Reina, Juan M.
Abella, Jaume
Mezzetti, Enrico
Cazorla, Francisco J.
Brandenburg, Björn B.
Barcelona Supercomputing Center
Source :
33rd Euromicro Conference on Real-Time Systems (ECRTS 2021), UPCommons. Portal del coneixement obert de la UPC, Universitat Politècnica de Catalunya (UPC)
Publication Year :
2021
Publisher :
Schloss Dagstuhl - Leibniz-Zentrum für Informatik, 2021.

Abstract

The interference co-running tasks generate on each other’s timing behavior continues to be one of the main challenges to be addressed before Multi-Processor System-on-Chip (MPSoCs) are fully embraced in critical systems like those deployed in avionics and automotive domains. Modern MPSoCs like the Xilinx Zynq UltraScale+ incorporate hardware Quality of Service (QoS) mechanisms that can help controlling contention among tasks. Given the distributed nature of modern MPSoCs, the route a request follows from its source (usually a compute element like a CPU) to its target (usually a memory) crosses several QoS points, each one potentially implementing a different QoS mechanism. Mastering QoS mechanisms individually, as well as their combined operation, is pivotal to obtain the expected benefits from the QoS support. In this work, we perform, to our knowledge, the first qualitative and quantitative analysis of the distributed QoS mechanisms in the Xilinx UltraScale+ MPSoC. We empirically derive QoS information not covered by the technical documentation, and show limitations and benefits of the available QoS support. To that end, we use a case study building on neural network kernels commonly used in autonomous systems in different real-time domains.<br />LIPIcs, Vol. 196, 33rd Euromicro Conference on Real-Time Systems (ECRTS 2021), pages 3:1-3:26

Details

Language :
English
Database :
OpenAIRE
Journal :
33rd Euromicro Conference on Real-Time Systems (ECRTS 2021), UPCommons. Portal del coneixement obert de la UPC, Universitat Politècnica de Catalunya (UPC)
Accession number :
edsair.doi.dedup.....53c429a9ee5e0fbc60dcbfe20c79c3f3
Full Text :
https://doi.org/10.4230/lipics.ecrts.2021.3