Back to Search Start Over

Predictable Performance in SMT processors: Synergy Between the OS and SMTs

Authors :
Peter M. W. Knijnenburg
Rizos Sakellariou
Enrique Fernández
Francisco J. Cazorla
Alex Ramirez
Mateo Valero
Universitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors
Universitat Politècnica de Catalunya. CAP - Grup de Computació d'Altes Prestacions
System and Network Engineering (IVI, FNWI)
Source :
UPCommons. Portal del coneixement obert de la UPC, Universitat Politècnica de Catalunya (UPC), Recercat. Dipósit de la Recerca de Catalunya, instname, IEEE Transactions on Computers, 55(7), 785-799. IEEE Computer Society
Publication Year :
2006
Publisher :
IEEE Computer Society, 2006.

Abstract

Current operating systems (OS) perceive the different contexts of simultaneous multithreaded (SMT) processors as multiple independent processing units, although, in reality, threads executed in these units compete for the same hardware resources. Furthermore, hardware resources are assigned to threads implicitly as determined by the SMT instruction fetch (Ifetch) policy, without the control of the OS. Both factors cause a lack of control over how individual threads are executed, which can frustrate the work of the job scheduler. This presents a problem for general purpose systems, where the OS job scheduler cannot enforce priorities, and also for embedded systems, where it would be difficult to guarantee worst-case execution times. In this paper, we propose a novel strategy that enables a two-way interaction between the OS and the SMT processor and allows the OS to run jobs at a certain percentage of their maximum speed, regardless of the workload in which these jobs are executed. In contrast to previous approaches, our approach enables the OS to run time-critical jobs without dedicating all internal resources to them so that non-time-critical jobs can make significant progress as well and without significantly compromising overall throughput. In fact, our mechanism, in addition to fulfilling OS requirements, achieves 90 percent of the throughput of one of the best currently known fetch policies for SMTs.

Details

ISSN :
15579956 and 00189340
Volume :
55
Issue :
7
Database :
OpenAIRE
Journal :
IEEE Transactions on Computers
Accession number :
edsair.doi.dedup.....4f95403694eb1700236a62f12202facc