Back to Search
Start Over
The design and realization of a new high speed FPGA-based chaotic true random number generator
- Publication Year :
- 2017
- Publisher :
- Pergamon-Elsevier Science Ltd, 2017.
-
Abstract
- SundarapandianPehlivan chaotic system (SPCS) has been modeled and simulated in three distinct platforms (Numerical, Pspice and FPGA-based).SPCS has been modeled in VHDL language by using RK4 algorithm and has been synthesized for Xilinx Virtex-6 FPGA chip in development environment.The maximum operation frequency of FPGA-based chaotic system is 293.815MHz and the system can calculate 1,000,000 data in 0.201s.The high speed TRNG model has been implemented on an FPGA using SPCS and the maximum operating frequency has been achieved as 293MHz with a speed of 58.76Mbit/s.Proposed new TRNG can be run as fast as been verified by two statistical based standards, FIPS-140-1 and NIST-800-22. Chaotic systems and chaos-based applications have been commonly used in the fields of engineering recently. The most essential part of them is the chaotic oscillator that has very critical role in some applications such as chaotic communications and cryptography. In this study, SundarapandianPehlivan chaotic system has been modeled and simulated in three distinct platforms to show the advantages of FPGA-based chaotic oscillator with respect to alternative solutions. In the first stage, the chaotic system has been modeled numerically by the help of fourth order of RungeKutta (RK4) method. Additionally, phase portraits of the system have been obtained and Lyapunov exponents have been examined. Secondly, the system has been modeled by using PSpice for the implementation of the chaotic system with analog circuit elements. Then, Pspice simulation results have been compared with the numerical outcome to justify the designed model. Furthermore, the chaotic system has been physically confirmed with real analog circuit elements. Signals obtained from the physical system have been verified with both numerical and PSpice results. It has been also modeled by the help of method of RK4 in a hardware description language (VHDL) and the model further has been synthesized and tested for Xilinx Virtex-6 FPGA chip. Finally, the chaotic oscillator designed has been tested for True Random Number Generators (TRNG) and the maximum operating frequency has been achieved as 293MHz with a speed of 58.76Mbit/s. Besides, the random bit sets produced by TRNG have been further verified by FIPS-140-1 and NIST-800-22 statistical standards and it has been proved that the proposed design can be used in embedded cryptologic applications.
- Subjects :
- 0209 industrial biotechnology
General Computer Science
Random number generation
Computer science
Physical system
Chaotic
02 engineering and technology
Lyapunov exponent
Chaotic oscillators
symbols.namesake
Engineering
020901 industrial engineering & automation
RK4 algorithm
Field programmable gate array
VHDL
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Electrical and Electronic Engineering
Field-programmable gate array
computer.programming_language
020208 electrical & electronic engineering
Hardware description language
Electrical element
NIST-800-22 statistical tests
Nonlinear Sciences::Chaotic Dynamics
True random number generator
Control and Systems Engineering
symbols
Chaos
computer
Subjects
Details
- Language :
- English
- Database :
- OpenAIRE
- Accession number :
- edsair.doi.dedup.....4e0b90cd031ebea51a4996378d2f892d