Back to Search
Start Over
Optimizing streaming stencil time-step designs via FPGA floorplanning
- Source :
- FPL, 2017 27th International Conference on Field Programmable Logic and Applications (FPL)
- Publication Year :
- 2017
- Publisher :
- IEEE, 2017.
-
Abstract
- Stencil computations represent a highly recurrent class of algorithms in various high performance computing scenarios. The Streaming Stencil Time-step (SST) architecture is a recent implementation of stencil computations on Field Programmable Gate Array (FPGA). In this paper, we propose an automated framework for SST-based architectures capable of achieving the maximum performance level for a given FPGA device through 1) the maximization of basic modules instantiated in the design and 2) optimization of the design floorplanning. Experimental results show that the proposed approach reduces the design time up to 15× w.r.t. naive design space exploration approaches, and improves the performance of the 13%.
- Subjects :
- 010504 meteorology & atmospheric sciences
Computer Networks and Communications
Design space exploration
Computer science
02 engineering and technology
Parallel computing
Floorplanning
01 natural sciences
Stencil
Floorplan
Software
0202 electrical engineering, electronic engineering, information engineering
Stencil Computations
Field-programmable gate array
0105 earth and related environmental sciences
Field Programmable Gate Arrays
business.industry
Computer Science Applications1707 Computer Vision and Pattern Recognition
Hardware and Architecture
Maximization
Supercomputer
020202 computer hardware & architecture
Algorithm design
business
Subjects
Details
- ISBN :
- 978-90-90-30428-1
- ISBNs :
- 9789090304281
- Database :
- OpenAIRE
- Journal :
- 2017 27th International Conference on Field Programmable Logic and Applications (FPL)
- Accession number :
- edsair.doi.dedup.....3f7a25914f370e2749cb2c6e62db405a