Back to Search
Start Over
An Adiabatic Architecture for Linear Signal Processing
- Source :
- Advances in Radio Science, Vol 3, Pp 325-329 (2005)
- Publication Year :
- 2005
- Publisher :
- Copernicus GmbH, 2005.
-
Abstract
- Using adiabatic CMOS logic instead of the more traditional static CMOS logic can lower the power consumption of a hardware design. However, the characteristic differences between adiabatic and static logic, such as a four-phase clock, have a far reaching influence on the design itself. These influences are investigated in this paper by adapting a systolic array of CORDIC devices to be implemented adiabatically. We present a means to describe adiabatic logic in VHDL and use it to define the systolic array with precise timing and bit-true calculations. The large pipeline bubbles that occur in a naive version of this array are identified and removed to a large degree. As an example, we demonstrate a parameterization of the CORDIC array that carries out adaptive RLS filtering.
- Subjects :
- Signal processing
Degree (graph theory)
Computer science
Pipeline (computing)
Systolic array
Hardware_PERFORMANCEANDRELIABILITY
General Medicine
Computer Science::Hardware Architecture
CMOS
lcsh:TA1-2040
VHDL
Electronic engineering
Hardware_ARITHMETICANDLOGICSTRUCTURES
CORDIC
lcsh:Engineering (General). Civil engineering (General)
Adiabatic process
computer
Hardware_LOGICDESIGN
computer.programming_language
Subjects
Details
- ISSN :
- 16849973
- Volume :
- 3
- Database :
- OpenAIRE
- Journal :
- Advances in Radio Science
- Accession number :
- edsair.doi.dedup.....381e8f3f470dce0318b4d41dda6097aa
- Full Text :
- https://doi.org/10.5194/ars-3-325-2005