Back to Search
Start Over
Dynamically shift-switched dataline redundancy suitable for DRAM macro with wide data bus
- Source :
- IEEE Journal of Solid-State Circuits. 35:705-712
- Publication Year :
- 2000
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2000.
-
Abstract
- A novel dataline redundancy suitable for an embedded DRAM macro with wide data bus is presented. This redundancy reduces the area required for spare cells from 6 to 1.6% of the area required for normal cells and improves chip yield from 50 to 80%. In addition, it provides a high-speed data path. An embedded DRAM macro adopting the redundancy achieves 200-MHz operation and provides 51.2-Gbit/s bandwidth. It has been fabricated with 0.25-/spl mu/m technology.
- Subjects :
- Hardware_MEMORYSTRUCTURES
Computer science
business.industry
Bandwidth (signal processing)
Integrated circuit design
Chip
Redundancy (information theory)
Application-specific integrated circuit
Gigabit
Embedded system
Redundancy (engineering)
Electrical and Electronic Engineering
Macro
business
Computer hardware
Dram
System bus
Subjects
Details
- ISSN :
- 1558173X and 00189200
- Volume :
- 35
- Database :
- OpenAIRE
- Journal :
- IEEE Journal of Solid-State Circuits
- Accession number :
- edsair.doi.dedup.....2786f750fe7ea97b69d603689e45497e
- Full Text :
- https://doi.org/10.1109/4.841497