Back to Search Start Over

Hipernetch: High-Performance FPGA Network Switch

Authors :
MengJiuxi
LukWayne
PapaphilippouPhilippos
GebaraNadeen
Dunnhumby Limited
Engineering & Physical Science Research Council (E
Microsoft Research Limited
Engineering & Physical Science Research Council (EPSRC)
Source :
ACM Transactions on Reconfigurable Technology and Systems. 15:1-31
Publication Year :
2021
Publisher :
Association for Computing Machinery (ACM), 2021.

Abstract

We present Hipernetch, a novel FPGA-based design for performing high-bandwidth network switching. FPGAs have recently become more popular in data centers due to their promising capabilities for a wide range of applications. With the recent surge in transceiver bandwidth, they could further benefit the implementation and refinement of network switches used in data centers. Hipernetch replaces the crossbar with a “combined parallel round-robin arbiter”. Unlike a crossbar, the combined parallel round-robin arbiter is easy to pipeline, and does not require centralised iterative scheduling algorithms that try to fit too many steps in a single or a few FPGA cycles. The result is a network switch implementation on FPGAs operating at a high frequency and with a low port-to-port latency. Our proposed Hipernetch architecture additionally provides a competitive switching performance approaching output-queued crossbar switches. Our implemented Hipernetch designs exhibit a throughput that exceeds 100 Gbps per port for switches of up to 16 ports, reaching an aggregate throughput of around 1.7 Tbps.

Details

ISSN :
19367414 and 19367406
Volume :
15
Database :
OpenAIRE
Journal :
ACM Transactions on Reconfigurable Technology and Systems
Accession number :
edsair.doi.dedup.....18f569cae6cd9a117bea137883e1e652