Back to Search Start Over

Thermal analysis and model identification techniques for a logic + WIDEIO stacked DRAM test chip

Authors :
Francesco Beneventi
Andrea Bartolini
Pascal Vivet
Denis Dutoit
Luca Benini
Beneventi, Francesco
Bartolini, Andrea
Vivet, Pascal
Dutoit, Deni
Benini, Luca
Source :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2014.
Publication Year :
2014
Publisher :
IEEE Conference Publications, 2014.

Abstract

High temperature is one of the limiting factors and major concerns in 3D-chip integration. In this paper we use a 3D test chip (WIDEIO DRAM on top of a logic die) equipped with temperature sensors and heaters to explore thermal effects. We correlated real temperature measurements with the power dissipated by the heaters using model learning techniques. The resulting compact thermal model is able to predict temperatures at chip locations far from the temperature sensors and to infer the power dissipation at any location of the chip. Results are verified by mean of an off-sample validation technique and show a high accuracy of the compact thermal model when compared with silicon measurements.

Details

Database :
OpenAIRE
Journal :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2014
Accession number :
edsair.doi.dedup.....13020ffc90544a820306d3fab4862ce5
Full Text :
https://doi.org/10.7873/date2014.345