Back to Search Start Over

Buffer Layer Optimization for the Growth of State of the Art 3C-SiC/Si

Authors :
Marco Negri
Tiziano Rimoldi
Giovanni Attolini
Luigi Cristofolini
L. Aversa
Claudio Ferrari
Cesare Frigeri
Roberta Tatti
Elisa Buffagni
Roberto Verucchi
Matteo Bosi
Source :
HeteroSiC-WASMPE 2013, pp. 15–19, Nizza, 17-19 giugno 2013, info:cnr-pdr/source/autori:Matteo Bosi1, Giovanni Attolini1, Marco Negri1, Cesare Frigeri1, Elisa Buffagni1, Claudio Ferrari1, Tiziano Rimoldi2, Luigi Cristofolini2, Lucrezia Aversa3, Roberta Tatti3, Roberto Verucchi/congresso_nome:HeteroSiC-WASMPE 2013/congresso_luogo:Nizza/congresso_data:17-19 giugno 2013/anno:2015/pagina_da:15/pagina_a:19/intervallo_pagine:15–19
Publication Year :
2014
Publisher :
Trans Tech Publications, Ltd., 2014.

Abstract

We describe a procedure for the optimization of a 3C-SiC buffer layer for the deposition of 3C-SiC on (001) Si substrates. A 100 – 150 nm thick SiC buffer was deposited after a standard carbonization at 1125 °C, while increasing the temperature from 1125 °C to 1380 °C. Ramp time influenced the quality and the crystallinity of the buffer layer and the presence of voids at the SiC/Si interface. After the optimization of the buffer, to demonstrate its effectiveness, a high-quality 3C-SiC was grown, with excellent surface morphology, crystallinity and low stress.

Details

ISSN :
16629752
Volume :
806
Database :
OpenAIRE
Journal :
Materials Science Forum
Accession number :
edsair.doi.dedup.....12bb3cb6abad73170e747ec46611001f
Full Text :
https://doi.org/10.4028/www.scientific.net/msf.806.15