Back to Search Start Over

A FPGA-prototype of a sliding-mode-controller IC for high-switching-frequency DC-DC converters

Authors :
Bo Li
Bruno Allard
Yi Ruan
Yanxia Gao
Shuibao Guo
Xuefang Lin-Shi
Ampère (AMPERE)
École Centrale de Lyon (ECL)
Université de Lyon-Université de Lyon-Université Claude Bernard Lyon 1 (UCBL)
Université de Lyon-Institut National des Sciences Appliquées de Lyon (INSA Lyon)
Université de Lyon-Institut National des Sciences Appliquées (INSA)-Institut National des Sciences Appliquées (INSA)-Centre National de la Recherche Scientifique (CNRS)-Institut National de Recherche pour l’Agriculture, l’Alimentation et l’Environnement (INRAE)
Source :
Proceedings of the 35th Annual Conference of IEEE Industrial Electronics, 35th IEEE IECON, 35th IEEE IECON, Nov 2009, Porto, Portugal. pp.2895-2900, ⟨10.1109/IECON.2009.5415268⟩
Publication Year :
2009
Publisher :
IEEE, 2009.

Abstract

International audience; A sliding mode control (SMC) algorithm dedicated to switching mode power supply (SMPS) is validated experimentally in a FPGA. A constant high switching frequency is obtained using an hybrid digital pulse width modulator (DPWM). The proposed SMC strategy cooperates with an off-chip ADC and the hybrid DPWM takes advantage of a digital clock manager (DCM) and a counter-comparator based DPWM with a Multi-stAage-noise-SHaping (MASH) ¿-¿ modulator. Experimental results verify closed-loop operation at switching frequency up to 4 MHz only limited by the discrete SMPS and its dynamic response less than 30 ¿s. Simulation results show that the complete digital controller chip in 0.35 ¿m CMOS process takes 0.72 mm2 of silicon area and the current consumption is roughly 100 ¿A/MHz for a dynamic response of 16 ¿s.

Details

Database :
OpenAIRE
Journal :
2009 35th Annual Conference of IEEE Industrial Electronics
Accession number :
edsair.doi.dedup.....113c6d8c9753950f3f7415b5c9ca2406