Back to Search
Start Over
Stress-Induced Transistor Degradation Studied by an Indentation Approach
- Source :
- IEEE Transactions on Device and Materials Reliability. 21:9-16
- Publication Year :
- 2021
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2021.
-
Abstract
- The strain impact on integrated circuit performance is investigated by applying a novel indentation technique. The approach aims to investigate stress caused by CPI, particularly highly localized stress/strain with respect to the actual device geometry. Non-destructive elastic indentation is used to induce homogenous stress fields in the vicinity of the test structure by applying a contact with a spherical tip. Strain-sensitive ring oscillator structures manufactured in the 22 nm FDSOI CMOS technology node are designed to monitor the device and simultaneously the NMOS and PMOS strain behavior separately. Complementary FE-simulations provide a deeper insight into the obtained experimental results by transferring them from contact force into the stress/strain space and validating the indentation approach. Relevant layout and indentation dependent parameters are investigated and evaluated. The simulation of the strain induced mobility shift and the comparison with the established correlation verifies the accuracy of the approach. The results provide an insight into package-related stress and resulting transistor degradation, aiming at establishing a versatile tool to estimate the effect of specific real-usage conditions.
- Subjects :
- piezoresistive effect
geometry
ring oscillator (RO)
Materials science
Integrated circuit
transistor degradation
01 natural sciences
PMOS logic
Contact force
law.invention
Stress (mechanics)
stress
strain
chip-packages interaction (CPI)
law
Indentation
0103 physical sciences
Electrical and Electronic Engineering
Composite material
Safety, Risk, Reliability and Quality
NMOS logic
degradation
010302 applied physics
finite element method (FEM)
Transistor
silicon
Electronic, Optical and Magnetic Materials
indentation
CMOS
logic gates
transistors
Subjects
Details
- ISSN :
- 15582574 and 15304388
- Volume :
- 21
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Device and Materials Reliability
- Accession number :
- edsair.doi.dedup.....0578d3552d6342df5fd9bb7cf10edc2a
- Full Text :
- https://doi.org/10.1109/tdmr.2020.3041349