Back to Search Start Over

A Cost-Effective Selective TMR for Coarse-Grained Reconfigurable Architectures Based on DFG-Level Vulnerability Analysis

Authors :
Hiroyuki Ochi
Takashi Imagawa
Takashi Sato
Hiroshi Tsutsui
Source :
IEICE Transactions on Electronics. :454-462
Publication Year :
2013
Publisher :
Institute of Electronics, Information and Communications Engineers (IEICE), 2013.

Abstract

This paper proposes a novel method to determine a priority for applying selective triple modular redundancy (selective TMR) against single event upset (SEU) to achieve cost-effective reliable implementation of application circuits onto coarse-grained reconfigurable architectures (CGRAs). The priority is determined by an estimation of the vulnerability of each node in the data flow graph (DFG) of the application circuit. The estimation is based on a weighted sum of the node parameters which characterize impact of the SEU in the node on the output data. This method does not require time-consuming placement-and-routing processes, as well as extensive fault simulations for various triplicating patterns, which allows us to identify the set of nodes to be triplicated for minimizing the vulnerability under given area constraint at the early stage of design flow. Therefore, the proposed method enables us efficient design space exploration of reliability-oriented CGRAs and their applications.

Details

ISSN :
17451353 and 09168524
Database :
OpenAIRE
Journal :
IEICE Transactions on Electronics
Accession number :
edsair.doi.dedup.....0395f27f47b63731386cbd1b6e6c1afa
Full Text :
https://doi.org/10.1587/transele.e96.c.454