Back to Search
Start Over
Silicon nanowire devices with widths below 5 nm
- Publication Year :
- 2012
- Publisher :
- IEEE, 2012.
-
Abstract
- This paper describes a robust process for the fabrication of highly doped Silicon-On-Insulator nanowires and devices. The process uses electron-beam lithography, lowdamage dry etch and controlled thermal oxidation to deliver consistent, reproducible and reliably nanowires of nominal widths from 100 nm down to sub-5 nm etched to a depth of 55 nm in silicon. Initial electrical measurements indicate metallic behavior for the widest wires and below a particular width, the wires become depleted showing electrical behaviour consistent with Coulomb blockade at room temperature.
- Subjects :
- Materials Chemistry2506 Metals and Alloys
Materials science
Silicon
business.industry
Hybrid silicon laser
Nanowire
chemistry.chemical_element
Coulomb blockade
Silicon on insulator
Nanotechnology
Bioengineering
Condensed Matter Physics
Nanolithography
chemistry
Etching (microfabrication)
Optoelectronics
Electrical measurements
Electrical and Electronic Engineering
business
Subjects
Details
- Language :
- English
- Database :
- OpenAIRE
- Accession number :
- edsair.doi.dedup.....011dd789c06169f5f10ecbeec34ed45a