Back to Search
Start Over
A Methodology for Drop Performance Modeling and Application for Design Optimization of Chip-Scale Packages
- Source :
- IEEE Transactions on Electronics Packaging Manufacturing. 30:42-48
- Publication Year :
- 2007
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2007.
-
Abstract
- As handheld electronic products are more prone to being dropped during useful life, package to board interconnect reliability has become a major concern for these products. This has prompted the industry to evaluate the drop performance of CSP packages while mounted on printed wiring boards using board level drop testing. Although a new board level test method has been standardized through JEDEC (JESD22-B 111), characterization tests take quite a long time to complete, extending the design cycle. This paper proposes a method to compare and evaluate the drop performance through simulations at the design stage. A global-local approach is used to first determine the dynamic response of the board during drop and then to translate it into stresses and strain energy density in solder joints and intermetallic layers. The dynamic response of the board is validated by using data from actual board level testing as per JEDEC standard. The solder joint and intermetallic stresses are then related to drop to failure test data to derive a prediction model. The method is then applied to quantify the effect of package design parameters on the drop performance. Factors considered include material set, thickness of various material layers, pad size, and ball size. The same factors were tested in board level drop to further validate the prediction model. Experiments were also conducted to quantify the effects of package ball pad finish on the drop performance through board level testing according to JESD22-B111. The results indicate that the drop performance can be increased by a factor of 4 or more by changing package design and material variables.
- Subjects :
- Engineering
Land grid array
business.industry
Test method
Industrial and Manufacturing Engineering
Automotive engineering
Drop impact
JEDEC memory standards
Chip-scale package
Ball grid array
Electronic engineering
Performance prediction
Electrical and Electronic Engineering
business
Test data
Subjects
Details
- ISSN :
- 1521334X
- Volume :
- 30
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Electronics Packaging Manufacturing
- Accession number :
- edsair.doi...........ffea311e595e3e297554559acfee8ebd
- Full Text :
- https://doi.org/10.1109/tepm.2006.890644