Back to Search Start Over

A 900 MHz RFID Receiver with an Integrated Digital Data Slicer

Authors :
Jae-Sung Rieh
Namhyung Kim
Dong-Hyun Kim
Younga Cho
Source :
The Journal of Korean Institute of Electromagnetic Engineering and Science. 26:63-70
Publication Year :
2015
Publisher :
Korean Institute of Electromagnetic Engineering and Science, 2015.

Abstract

In this paper, a receiver has been developed in a CMOS technology for 900 MHz RFID communication system applications. The receiver is composed of an envelope detector, a low-pass-filter, a comparator, D flip-flops, as well as an oscillator to provide the clock for digital blocks. The receiver is designed for low power consumption, which would be suitable for passive RFID tags. In this circuit, a digital data slicer was employed instead of the conventional analog data slicer in order to reduce the power consumption. The clock frequency is 1.68 MHz and the circuit operates with a power consumption as small as . The chip size is excluding the probing pads.

Details

ISSN :
12263133
Volume :
26
Database :
OpenAIRE
Journal :
The Journal of Korean Institute of Electromagnetic Engineering and Science
Accession number :
edsair.doi...........f9f9b7781fb7f3aa7d394d0589318080
Full Text :
https://doi.org/10.5515/kjkiees.2015.26.1.63