Back to Search Start Over

Threshold-Voltage Reduction of FinFETs by Ta/Mo Interdiffusion Dual Metal-Gate Technology for Low-Operating-Power Application

Authors :
M. Masahara
Eiichi Suzuki
Kunihiro Sakamoto
Takashi Matsukawa
Yuki Ishikawa
Junichi Tsukada
K. Ishii
Hiromi Yamauchi
Kazuhiko Endo
Yongxun Liu
Shin-ichi O'uchi
Source :
IEEE Transactions on Electron Devices. 55:2454-2461
Publication Year :
2008
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2008.

Abstract

In this paper, Ta/Mo interdiffusion dual metal-gate technology, which has an advantage in realizing dual gate work functions without etching of metals from the gate dielectrics, has been introduced for a FinFET. Gate-first fabrication of the FinFET was successfully implemented by optimizing the deposition and patterning of the Mo and Ta/Mo metal gates on the ultra- thin fin channels. The Ta/Mo-gated n-MOS and Mo-gated p-MOS FinFET exhibit symmetrical values of Vth (0.31/-0.36 V), which are desirable for FinFET CMOS circuit operation with enhanced current drivability, because the threshold voltage (Vth) is reduced due to Ta diffusion in the Ta/Mo gate. It was experimentally found that the Ta/Mo interdiffusion process causes no degradation in integrity of the gate dielectric or the carrier mobility. It was also confirmed that the Ta/Mo interdiffusion process is appropriate for a scaled gate length down to 100 nm.

Details

ISSN :
00189383
Volume :
55
Database :
OpenAIRE
Journal :
IEEE Transactions on Electron Devices
Accession number :
edsair.doi...........f8808613e43617110f4dee82ad94b527
Full Text :
https://doi.org/10.1109/ted.2008.927648