Back to Search Start Over

A 1 MB Cache Subsystem Prototype With 1.8 ns Embedded DRAMs in 45 nm SOI CMOS

Authors :
William Robert Reohr
R. Freese
John W. Golz
Jente B. Kuang
Paul C. Parries
Gregory J. Fredeman
Jethro C. Law
Trong V. Luong
Pamela Wilcox
Hien Minh Le
Abraham Mathews
David Dick
Hillery C. Hunter
Erik A. Nelson
Subramanian S. Iyer
Toshiaki Kirihata
Gary Koch
A. Khargonekar
Hung C. Ngo
John E. Barth
Peter Juergen Klim
Source :
IEEE Journal of Solid-State Circuits. 44:1216-1226
Publication Year :
2009
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2009.

Abstract

We describe a single voltage supply, 1 MB cache subsystem prototype that integrates 2 GHz embedded DRAM (eDRAM) macros with on-chip word-line voltage supply generation , a 4 Kb one-time-programmable read-only memory (OTPROM) for redundancy and repair control, on-chip OTPROM programming voltage generation, clock generation and distribution, array built-in self-test circuitry (ABIST), user logic and pervasive logic. The eDRAM employs a programmable pipeline, achieving 1.8 ns latency, and features concurrent refresh capability.

Details

ISSN :
00189200
Volume :
44
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........f68712ec5bfaf69d78fe5b66dec9430d
Full Text :
https://doi.org/10.1109/jssc.2009.2014207