Back to Search Start Over

A Compact Model for Metal–Oxide Resistive Random Access Memory With Experiment Verification

Authors :
Zia Karim
Yi Wu
Shimeng Yu
Zizhen Jiang
Kay Song
Lin Yang
H.-S. Philip Wong
Source :
IEEE Transactions on Electron Devices. 63:1884-1892
Publication Year :
2016
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2016.

Abstract

A dynamic Verilog-A resistive random access memory (RRAM) compact model, including cycle-to-cycle variation, is developed for circuit/system explorations. The model not only captures dc and ac behavior, but also includes intrinsic random fluctuations and variations. A methodology to systematically calibrate the model parameters with experiments is presented and illustrated with a broad set of experimental data, including multilayer RRAM. The physical meanings of the various model parameters are discussed. An example of applying the RRAM cell model to a ternary content-addressable-memory (TCAM) macro is provided. Tradeoffs on the design of RRAM devices for the TCAM macro are discussed in the context of the energy consumption and worst case latency of the memory array.

Details

ISSN :
15579646 and 00189383
Volume :
63
Database :
OpenAIRE
Journal :
IEEE Transactions on Electron Devices
Accession number :
edsair.doi...........f20e37b2b8d461cdb6ac1c5323931341