Back to Search
Start Over
A 2.8-mW Sub-Harmonic Injection-Locked Frequency Multiplier in 130-nm CMOS for 2.4-GHz WLAN Applications
- Source :
- 2019 36th National Radio Science Conference (NRSC).
- Publication Year :
- 2019
- Publisher :
- IEEE, 2019.
-
Abstract
- A low-power ring-oscillator-based injection-locked frequency multiplier with a continuous frequency-tracking loop (FTL) that generates 2.4 GHz frequency is proposed. This clock multiplier is designed for wireless local area network (WLAN) applications. A low-power delay cell is used to enhance the efficiency of the system. The FTL is used for continuous calibration of the ring voltage-controlled oscillator (VCO) frequency drift across process, supply, and temperature variations. The proposed architecture is designed using 130-nm CMOS process. The integrated RMS-jitter achieved is 272 fsec in the range from 12 kHz to 20 MHz of the 2.4-GHz output signal with total power consumption of 2.8 mW.
- Subjects :
- 010302 applied physics
Physics
business.industry
Frequency multiplier
020208 electrical & electronic engineering
Frequency drift
Electrical engineering
Hardware_PERFORMANCEANDRELIABILITY
02 engineering and technology
01 natural sciences
law.invention
Phase-locked loop
Voltage-controlled oscillator
CMOS
law
0103 physical sciences
Hardware_INTEGRATEDCIRCUITS
0202 electrical engineering, electronic engineering, information engineering
Harmonic
Wi-Fi
business
CPU multiplier
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2019 36th National Radio Science Conference (NRSC)
- Accession number :
- edsair.doi...........eddf2113536a81eb99ddb14dac0d44fd