Back to Search
Start Over
A novel low jitter PLL clock generator with supply noise insensitive design
- Source :
- ASICON 2001. 2001 4th International Conference on ASIC Proceedings (Cat. No.01TH8549).
- Publication Year :
- 2002
- Publisher :
- IEEE, 2002.
-
Abstract
- A novel control circuit is proposed to suppress the jitter caused by high frequency noise, which spectrum is beyond the loop bandwidth of the PLL used as clock generator in an USB2.0 application. Hspice simulates the circuits with BSIM3V3 model, and the cycle-to-cycle jitter is 1.68 ps when the VDD noise is 200 mv, 10 MHz square wave.
Details
- Database :
- OpenAIRE
- Journal :
- ASICON 2001. 2001 4th International Conference on ASIC Proceedings (Cat. No.01TH8549)
- Accession number :
- edsair.doi...........eb69996097a85ad7cab3a8fa3de169fd
- Full Text :
- https://doi.org/10.1109/icasic.2001.982547