Back to Search
Start Over
A Zeroing Cell-to-Cell Interference Page Architecture with Temporary LSB Storing Program Scheme for Sub-40nm MLC NAND Flash Memories and beyond
- Source :
- 2007 IEEE Symposium on VLSI Circuits.
- Publication Year :
- 2007
- Publisher :
- IEEE, 2007.
-
Abstract
- A new page architecture with temporary LSB storing program scheme is presented as a breakthrough solution for sub-40nm FG (floating-gate) MLC NAND flash memories and beyond. Without program speed degradation, the proposed method is able to eliminate 100% BL cell-to-cell and almost 50% WL cell-to-cell coupling interferences which are well known as a most critical scaling barrier for FG NAND flash memories.
- Subjects :
- Scheme (programming language)
Hardware_MEMORYSTRUCTURES
Computer science
business.industry
NAND gate
Flash (photography)
Critical scaling
Least significant bit
Interference (communication)
Architecture
business
computer
Computer hardware
Degradation (telecommunications)
computer.programming_language
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2007 IEEE Symposium on VLSI Circuits
- Accession number :
- edsair.doi...........e77a027ac780bfc09c9f8adb5502352d
- Full Text :
- https://doi.org/10.1109/vlsic.2007.4342709