Back to Search Start Over

A low-jitter 1.9-V CMOS PLL for UltraSPARC microprocessor applications

Authors :
David J. Allstot
Hee-Tae Ahn
Source :
IEEE Journal of Solid-State Circuits. 35:450-454
Publication Year :
2000
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2000.

Abstract

A phase-locked loop (PLL) for CMOS UltraSPARC microprocessor applications uses a loop filter referenced to a quiet power supply and achieves measured clock period jitter of /spl plusmn/25 ps at 360 MHz. The fully integrated CMOS PLL uses a charge-pump phase/frequency detector, a single-capacitor loop filter, and a feedforward error correction architecture. Loop characteristics are analyzed and verified by measurements. The measured sensitivity of clock period jitter to supply voltage is 2.6 ps/100 mv over an analog supply-voltage range of 1.6-2.1 V; the measured output operating frequency range is 8.5-660 MHz. Fabricated in an area of 310/spl times/280 /spl mu/m/sup 2/ in a 0.25-/spl mu/m CMOS process, the PLL dissipates 25 mW from a 1.9-V supply.

Details

ISSN :
1558173X and 00189200
Volume :
35
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........e586fc7425a75b15aab244087cf5525d