Back to Search
Start Over
H.263 mobile video codec based on a low power consumption digital signal processor
- Source :
- ICASSP
- Publication Year :
- 2002
- Publisher :
- IEEE, 2002.
-
Abstract
- This paper describes an H.263 video codec implementation based on a low power consumption general purpose DSP. Fast algorithms, such as a fast motion estimation algorithm and a low complexity noise reduction filter, are proposed to implement the video codec on a single DSP chip maintaining sufficient picture quality. By using a 50 MIPS, 100 mW DSP, the developed codec encodes and decodes 7.5 QCIF frames per second, which is sufficient performance for low bit-rate video compression, typically below 64 kbps.
- Subjects :
- Digital signal processor
Image quality
Computer science
business.industry
Real-time computing
ComputingMethodologies_IMAGEPROCESSINGANDCOMPUTERVISION
Data_CODINGANDINFORMATIONTHEORY
Enhanced Variable Rate Codec
Frame rate
Adaptive Multi-Rate audio codec
Filter (video)
Motion estimation
Codec
business
Digital signal processing
Data compression
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- Proceedings of the 1998 IEEE International Conference on Acoustics, Speech and Signal Processing, ICASSP '98 (Cat. No.98CH36181)
- Accession number :
- edsair.doi...........dde057e95557aa80cd2e5e1be7a16c58