Back to Search
Start Over
Offset-trimming bit-line sensing scheme for gigabit-scale DRAM's
- Source :
- IEEE Journal of Solid-State Circuits. 31:1025-1028
- Publication Year :
- 1996
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 1996.
-
Abstract
- A new offset-trimming bit-line sensing scheme is described which is suitable for gigabit-scale DRAM's. This sensing scheme can suppress the sensitivity degradation caused by the large electrical parameter variation of deep submicron transistors. The effective offset voltage dependence on trimming time is analyzed and verified with simulation results. As compared with a conventional direct sensing scheme, the proposed scheme shows remarkable improvement on the sensitivity. A test device was fabricated with a 0.25 /spl mu/m CMOS technology and its measurement results indicate the successful operation of offset-trimming.
Details
- ISSN :
- 00189200
- Volume :
- 31
- Database :
- OpenAIRE
- Journal :
- IEEE Journal of Solid-State Circuits
- Accession number :
- edsair.doi...........ce7e2101dc15b60ca3f62f33795803a9
- Full Text :
- https://doi.org/10.1109/4.508216