Back to Search Start Over

Design of Low Power & Area Efficient of 8-Bit Comparator using GDI Technique

Authors :
Pyasa Dileep and A Satyanarayana B Sangeeth Kumar
Source :
International Journal for Modern Trends in Science and Technology. :62-65
Publication Year :
2020
Publisher :
International Journal for Modern Trends in Science and Technology (IJMTST), 2020.

Abstract

In this paper we are design a circuit based on data selector and distributor networks in which we will not realize the circuit based upon the expressions but off course the circuit which have designed will have internally some expression. In the recent trends the need for low power and less on-chip area is on high note for the portable devices. In this project we want to focus on the design constraints of VLSI. Innovative design of 8-Bit GDI based Comparator will be proposed and implemented. Optimization depends on selection of GDI Cell as well as selection of primary inputs to the terminals of GDI cell. 8-Bit GDI based Comparator will be designed and simulated using Tanner EDATool. Comparator has three main outputs where it can compare the weight of two words and generates three functions. GDI has the advantage of low power consumption because the total number of logic devices needed willbe less and it can also operate with high speed due to affective realization of logic using minimal hardware. Comparator circuits is designed using tanner tools and also observe the simulation results in H-SPICE attaining low power and less delay.

Details

ISSN :
24553778
Database :
OpenAIRE
Journal :
International Journal for Modern Trends in Science and Technology
Accession number :
edsair.doi...........c9414dfc714b1fb5ec6bb67c06e0812d