Back to Search Start Over

A Low Power Frequency Synthesizer for 60-GHz Wireless Personal Area Networks

Authors :
N. Khan
Masum Hossain
K. L. E. Law
Source :
IEEE Transactions on Circuits and Systems II: Express Briefs. 58:622-626
Publication Year :
2011
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2011.

Abstract

In this brief, a 60-GHz frequency synthesizer for wireless personal area networks is designed using 0.13- μm CMOS technology. The synthesizer operates at 60 GHz with phase noises of -98, -117, and -128 dBc/Hz at 1-, 10-, and 40-MHz frequency offsets, respectively. The 60-GHz clock is generated by combining a phase-locked loop (PLL) and an injection-locked oscillator. The PLL provides frequency tuning of the 60-GHz voltage-controlled oscillator (VCO) using replica tuning. A pulse train is generated using a novel passive delay-locked loop and a CMOS pulse generator. This pulse train is then used for filtering the phase noise of 60-GHz VCO up to a high offset frequency. The total power consumption of the frequency synthesizer is 57 mW with a 1.2-V power supply.

Details

ISSN :
15583791 and 15497747
Volume :
58
Database :
OpenAIRE
Journal :
IEEE Transactions on Circuits and Systems II: Express Briefs
Accession number :
edsair.doi...........c57b094f8e836d7273199d5ce6927247