Back to Search Start Over

3D NoC using through silicon Via: An asynchronous implementation

Authors :
Fabien Clermidy
Pascal Vivet
Denis Dutoit
Yvain Thonnart
Source :
VLSI-SoC
Publication Year :
2011
Publisher :
IEEE, 2011.

Abstract

3D stacking is seen as one of the most interesting technologies for System-on-Chip (SoC) developments. However, 3D technologies using Through Silicon Vias (TSV) have not yet proved their viability for being deployed in large-range of products. In this paper, we are investigating 3D Network-on-Chip has a promising solution for increased modularity and scalability. We show that an efficient implementation based on asynchronous logic provides an available bandwidth of 64GB/s for only 700 TSV, outperforming classical interfaces while simplifying the assembly process. We also point out the benefit in terms of power consumption for these new interfaces with a gain of 5 times compared to classical LPDDR2 interfaces.

Details

Database :
OpenAIRE
Journal :
2011 IEEE/IFIP 19th International Conference on VLSI and System-on-Chip
Accession number :
edsair.doi...........bf45057b193bad3e72fee13d331dcd35
Full Text :
https://doi.org/10.1109/vlsisoc.2011.6081643