Back to Search Start Over

New DfT architectures for 3D-SICs with a wireless test port

Authors :
Chung Len Lee
Xiaole Cui
Xiaoxin Cui
Yibo He
Yufeng Jin
Source :
ASICON
Publication Year :
2013
Publisher :
IEEE, 2013.

Abstract

This paper proposes two Design-for-Test (DfT) architectures for three-dimensional stacked ICs (3D-SICs) with a wireless test port. The two architectures use different test wrappers and TAMs, while the stack is partitioned into two subsets in both schemes. By testing the subsets simultaneously using the wired test port and the wireless test port, considerable test time can be saved. Optimization strategies of the two DfT architectures are discussed, and the total test time is estimated. Experimental results of both proposed optimal DfT architectures show that almost half of the total test time can be saved comparing with that of IEEE p1838 architecture.

Details

Database :
OpenAIRE
Journal :
2013 IEEE 10th International Conference on ASIC
Accession number :
edsair.doi...........bf35767e2085031b3ff0afe0b2688f59
Full Text :
https://doi.org/10.1109/asicon.2013.6812017