Back to Search Start Over

A 1.8 V 18 Mb DDR CMOS SRAM with power reduction techniques

Authors :
Y. Takeyama
Atsushi Kawasumi
Osamu Hirabayashi
Y. Kameda
A. Suzuki
H. Hatada
T. Hamano
Nobuaki Otsuka
Source :
2000 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.00CH37103).
Publication Year :
2002
Publisher :
IEEE, 2002.

Abstract

In view of the remarkable progress in MPU performance, improvement in the data rate of L2 cache SRAMs is desirable to maximize system performance. As a solution, Double-Data-Rate (DDR) SRAMs, which can realize an I/O frequency of up to twice that of conventional Single-Data-Rate (SDR) SRAMs, have been reported. Increase in operation-current due to higher operation frequency causes severe power-line noise and heating. Therefore, reduction of operation-current is an important issue in designing high-speed SRAMs. In order to realize both high-frequency operation and power reduction, we propose new sense circuitry and a bit-line load scheme.

Details

Database :
OpenAIRE
Journal :
2000 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.00CH37103)
Accession number :
edsair.doi...........bc9d9933fcda36e0666f5f5d9b43cfee
Full Text :
https://doi.org/10.1109/vlsic.2000.852855