Back to Search
Start Over
Design of 128QAM channel equalizer in FPGA
- Source :
- 2012 International Conference on Computational Problem-Solving (ICCP).
- Publication Year :
- 2012
- Publisher :
- IEEE, 2012.
-
Abstract
- In All-digital IF receiver, the timing synchronization signal, due to inter-symbol interference will produce a high error rate, and then through the equalizer, eliminate inter-symbol interference. This paper uses CMA (constant modulus algorithm) to eliminate inter-symbol interference, and uses pipeline structure and complex multiplication optimization to improve processing speed, and save resources of FPGA.
- Subjects :
- Interference (communication)
Computer science
Pipeline (computing)
ComputingMethodologies_SYMBOLICANDALGEBRAICMANIPULATION
Convergence (routing)
Complex multiplication
Electronic engineering
Word error rate
Adaptive equalizer
Field-programmable gate array
Quadrature amplitude modulation
Computer Science::Information Theory
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2012 International Conference on Computational Problem-Solving (ICCP)
- Accession number :
- edsair.doi...........bb05d60c88b7c64549f35572b8ab058f
- Full Text :
- https://doi.org/10.1109/iccps.2012.6384281