Back to Search Start Over

6T SRAM design for wide voltage range in 28nm FDSOI

Authors :
Borivoje Nikolic
K-C. Akyel
Nicolas Planes
Philippe Flatresse
Olivier P. Thomas
Brian Zimmer
Bertrand Pelloux-Prayer
Lorenzo Ciampolini
Source :
2012 IEEE International SOI Conference (SOI).
Publication Year :
2012
Publisher :
IEEE, 2012.

Abstract

Unique features of the 28nm ultra-thin body and buried oxide (UTBB) FDSOI technology enable the operation of SRAM in a wide voltage range. Minimum operating voltage limitations of a high-density (HD) 6-transistor (6T) SRAM can be overcome by using a single p-well (SPW) bitcell design in FDSOI. Transient simulations of dynamic failure metrics suggest that a HD 6T SPW array with 128 cells per bitline operates down to 0.65V in typical conditions with no assist techniques. In addition, a wide back-bias voltage range enables run-time tradeoffs between the low leakage current in the sleep mode and the short access time in the active mode, making it attractive for high-performance portable applications.

Details

Database :
OpenAIRE
Journal :
2012 IEEE International SOI Conference (SOI)
Accession number :
edsair.doi...........b801d3bee67896565c84c40f5ac34893
Full Text :
https://doi.org/10.1109/soi.2012.6404393