Back to Search Start Over

Acceleration of Simulation Models Through Automatic Conversion to FPGA Hardware

Authors :
Daniel Jung
Frans Skarman
Mattias Krysander
Oscar Gustafsson
Source :
FPL
Publication Year :
2020
Publisher :
IEEE, 2020.

Abstract

By running simulation models on FPGAs, their execution speed can be significantly improved, at the cost of increased development effort. This paper describes a project to develop a tool which converts simulation models written in high level languages into fast FPGA hardware. The tool currently converts code written using custom C++ data types into Verilog. A model of a hybrid electric vehicle is used as a case study, and the resulting hardware runs significantly faster than on a general purpose CPU.

Details

Database :
OpenAIRE
Journal :
2020 30th International Conference on Field-Programmable Logic and Applications (FPL)
Accession number :
edsair.doi...........b3c750fc42e2be0dee3e21babade00f7