Back to Search Start Over

Impact of device configuration on the temperature instability of Al–Zn–Sn–O thin film transistors

Authors :
Doo-Hee Cho
Shinhyuk Yang
Kyoung Ik Cho
Chi-Sun Hwang
Jae Kyeong Jeong
Sang-Hee Ko Park
Source :
Applied Physics Letters. 95:123505
Publication Year :
2009
Publisher :
AIP Publishing, 2009.

Abstract

We compared the effect of the temperature on the device stability of Al–Zn–Sn–O (AZTO) thin film transistors (TFTs) with top gate and bottom gate architectures. While the bottom gate device without any passivation layer on the AZTO channel layer showed a large threshold voltage (Vth) shift of 1.6 V after heating it from 298 to 398 K, the naturally passivated top gate device exhibited a smaller Vth shift of 0.6 V. This different behavior is discussed based on the concept of the thermal activation energy of the subthreshold drain current. It is proposed that the suitable passivation and lower interfacial trap density for the top gate TFT are responsible for its superior temperature stability compared to the bottom gate device.

Details

ISSN :
10773118 and 00036951
Volume :
95
Database :
OpenAIRE
Journal :
Applied Physics Letters
Accession number :
edsair.doi...........b2880c9dc6fb6cbaf9833c1cbce0150a
Full Text :
https://doi.org/10.1063/1.3236694