Back to Search Start Over

A Third-Order DT Delta-Sigma Modulator With Noise-Coupling Technique

Authors :
Ho-Jin Kim
Gil-Cho Ahn
Tae-Gwan Kim
Kang-II Cho
Yong-Sik Kwak
Jun-Ho Boo
Source :
ISOCC
Publication Year :
2020
Publisher :
IEEE, 2020.

Abstract

This paper presents a single-loop third-order delta-sigma modulator. It uses delayed feed-forward (FF) architecture to relax the op-amp requirement of the integrators. Noise-coupling technique is employed to obtain third-order noise shaping with two integrators. The prototype analog-to-digital converter (ADC) fabricated in a 0.18μm CMOS process achieves a 90.1 dB dynamic range (DR) and a 87.0 dB peak signal-to-noise and distortion ratio (SNDR) over a signal bandwidth of 160kHz with OSR of 32. The modulator occupies an active die area of 0.225 mm2, and its power consumption is 2.52mW from a 1.8V supply voltage.

Details

Database :
OpenAIRE
Journal :
2020 International SoC Design Conference (ISOCC)
Accession number :
edsair.doi...........b22e0a489a43fe0dd6c1aa25a2c196ef
Full Text :
https://doi.org/10.1109/isocc50952.2020.9332984