Back to Search Start Over

A 0.78-µW 96-Ch. Deep Sub-Vt Neural Spike Processor Integrated with a Nanowatt Power Management Unit

Authors :
Mingoo Seok
Zhewei Jiang
Pavan Kumar Chundi
Sang Joon Kim
Joonseong Kang
Jiangyi Li
Seungchul Jung
Minhao Yang
Sung Kim
Source :
ESSCIRC
Publication Year :
2018
Publisher :
IEEE, 2018.

Abstract

We present a sub-µW Neural Spike Processor integrated with a Power Management Unit (PMU) for on-implant processing in motor intention decoding, demonstrating: (i) among the highest level of integration including spike detection, feature extraction, sorting, the first half of decoding, which reduces wireless data rate by more than 4 orders of magnitude; (ii) on-chip PMU integration enabling the system directly powered by harvesters; (iii) the lowest power dissipation of 0.78µW for 96 channels, 21x lower than the prior art at a comparable/better accuracy.

Details

Database :
OpenAIRE
Journal :
ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)
Accession number :
edsair.doi...........b20dd70cda693d755f04d02ce3979e5f
Full Text :
https://doi.org/10.1109/esscirc.2018.8494273