Back to Search
Start Over
Streak
- Source :
- DAC
- Publication Year :
- 2017
- Publisher :
- ACM, 2017.
-
Abstract
- As VLSI technology scales to deep sub-micron, design for interconnections becomes increasingly challenging. The traditional bus routing follows a sequential bit-by-bit order, and few works explicitly target inter-bit regularity for signal groups via multi-layer topology selection. To overcome these limitations, we present Streak, an efficient framework that combines topology generation and wire synthesis with a global view of optimization and constrained metal layer track resource allocation. In the framework, an identification stage decomposes binding groups into a set of representative objects; with the generated backbones, equivalent topologies are accompanied by the bits in every object; then a formulation guides the routing considering wire congestion and design regularity. Experimental results using industrial benchmarks demonstrate the effectiveness of the proposed technique.
- Subjects :
- 010302 applied physics
Very-large-scale integration
Engineering
business.industry
Streak
Topology (electrical circuits)
02 engineering and technology
Solid modeling
Network topology
Topology
01 natural sciences
020202 computer hardware & architecture
0103 physical sciences
Hardware_INTEGRATEDCIRCUITS
0202 electrical engineering, electronic engineering, information engineering
Resource allocation
System on a chip
Routing (electronic design automation)
business
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- Proceedings of the 54th Annual Design Automation Conference 2017
- Accession number :
- edsair.doi...........b1f24b3e1edb6447a386fa7e65396b75