Back to Search
Start Over
Sparsification of Dense Capacitive Coupling of Interconnect Models
- Source :
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 21:1955-1959
- Publication Year :
- 2013
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2013.
-
Abstract
- Parasitic elements play a major role in advanced circuit design and pose considerable run-time and memory problems for the post-layout verification, especially in the case of full-chip extraction. This brief presents a realizable R(L)C(M)-netlist-in-R(L)C(M)-netlist-out method to sparsify and reduce the capacitive coupling parasitics in circuits with interconnect lines. The method is applicable in conjunction with partitioning-based model-order reduction algorithms to reduce the complete extracted netlists, or as a stand-alone tool to process only the capacitive coupling. It is shown that, by using the method, circuits with even dense capacitive coupling can be partitioned and reduced efficiently.
- Subjects :
- Capacitive coupling
Engineering
Substrate coupling
business.industry
Hardware_PERFORMANCEANDRELIABILITY
Integrated circuit design
Interconnect bottleneck
Circuit extraction
Parasitic capacitance
Hardware and Architecture
Hardware_INTEGRATEDCIRCUITS
Electronic engineering
Direct coupling
Parasitic extraction
Electrical and Electronic Engineering
business
Software
Hardware_LOGICDESIGN
Subjects
Details
- ISSN :
- 15579999 and 10638210
- Volume :
- 21
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems
- Accession number :
- edsair.doi...........af432a01212463c3b315cae7d36f60f9
- Full Text :
- https://doi.org/10.1109/tvlsi.2012.2227284