Back to Search Start Over

A High-Linearity WCDMA/GSM Reconfigurable Transceiver in 0.13-$\mu\hbox{m}$ CMOS

Authors :
Renzhong Xie
Hu Chen
Jian Fu
Chen Jiang
Zhiliang Hong
Qihui Chen
Yajie Qin
Yumei Huang
Song Hu
Yu Sun
Dong Qiu
Yaohua Pan
Junren Liu
Xin Li
Xiaoyang Zeng
Weinan Li
Source :
IEEE Transactions on Microwave Theory and Techniques. 61:204-217
Publication Year :
2013
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2013.

Abstract

This paper presents a dual-mode multiband transceiver with DigRF interface implemented in a 0.13-μm CMOS technology. Based on direct conversion architecture, blocks in the transceiver can be configured to simultaneously support wavelength code-division multiple access (WCDMA) band I and four Global System for Mobile Communications (GSM) bands (PCS/DCS/GSM900/GSM850). In the receiver path, the narrowband radio-frequency front-end is comprised of multiple-gated low-noise amplifiers with capacitive desensitization and current-mode passive mixers with the proposed second-order input intercept point (IIP2) calibration to comply for surface-acoustic-wave-less application. In the transmitter path, a high-linearity mixer and parallel Class-AB PA driver are adopted. Low-noise wideband frequency synthesizers with adaptive frequency calibration are proposed to cover all modes and bands. This reconfigurable transceiver achieves -5.6/-2/-6 dBm in-band third-order intercept point for WCDMA/GSM HB/GSM LB respectively, and >;65 dBm IIP2. At the maximum output power, the transmitter achieves 2.3% rms error vector magnitude for WCDMA I and 1.67° phase error for a GSM system.

Details

ISSN :
15579670 and 00189480
Volume :
61
Database :
OpenAIRE
Journal :
IEEE Transactions on Microwave Theory and Techniques
Accession number :
edsair.doi...........ae5f5dbbe64064548c448695ed465f85