Back to Search Start Over

A 2.5 V, 2.0 GByte/s packet-based SDRAM with a 1.0 Gbps/pin interface

Authors :
J.-H. Choi
Chun-Sup Kim
H. Choi
S.-M. Yim
J.-S. Kim
K.-H. Kyung
W.-P. Jeong
C.-J. Park
C.-K. Lee
S.-I. Cho
B.-S. Moon
K.-H. Han
J.-W. Chai
Source :
1998 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.98CH36215).
Publication Year :
2002
Publisher :
IEEE, 2002.

Abstract

A 2.5 V, 72 Mbit packet protocol based SDRAM (PSDRAM) achieving a peak bandwidth of 2.0 GByte/s has been developed with a 0.23 /spl mu/m twin-well, 4-poly, 2-metal CMOS process. An internal Vcc of 2.0 V and V/sub term/ of 1.8 V with 0.8 V signal swing are used in the array to reduce the sensing power and I/O switching power, respectively. The total maximum chip power consumption of 1.80 W, including the average I/O switching power of 0.25 W, has been achieved when internal 16 banks are interleavingly operated with 20 ns interval commands at 2.0 GByte/s, Vcc=2.7 V, and T=25/spl deg/C.

Details

Database :
OpenAIRE
Journal :
1998 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.98CH36215)
Accession number :
edsair.doi...........ab8bbf288572b73b97ba717d62bbb5e0
Full Text :
https://doi.org/10.1109/vlsic.1998.688016