Back to Search
Start Over
A wafer-level heterogeneous technology integration for flexible pseudo-SoC
- Source :
- ISSCC
- Publication Year :
- 2010
- Publisher :
- IEEE, 2010.
-
Abstract
- The MEMS-LSI integration technologies that have been reported are mainly implemented for monolithic integrated System on Chip (SoC) by applying the advantages of process compatibility between MEMS and CMOS LSI [1]. However, it has been impossible to integrate them in the case that MEMS and standard CMOS processes are incompatible. Furthermore, many MEMS-LSI integration technologies applying System in Package (SiP) technology with the interposer substrate to realize electronics devices have been reported. However, using SiP technology, it has not been possible to achieve high integration density comparable to that of monolithic integrated SoC because the interposer substrate occupies a large area in SiP. Accordingly, development of an advanced MEMS-LSI integration technology to realizing highly integrated SoC incorporating MEMS devices is required [2].
- Subjects :
- Wafer-scale integration
business.industry
Computer science
Three-dimensional integrated circuit
Hardware_PERFORMANCEANDRELIABILITY
Epoxy
Flexible electronics
System in package
CMOS
Hardware_GENERAL
Embedded system
visual_art
Hardware_INTEGRATEDCIRCUITS
Interposer
visual_art.visual_art_medium
Electronic engineering
System on a chip
Wafer
Electronics
business
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2010 IEEE International Solid-State Circuits Conference - (ISSCC)
- Accession number :
- edsair.doi...........a6d940083e35e9ce9ac9e07e87318f06
- Full Text :
- https://doi.org/10.1109/isscc.2010.5434011