Back to Search
Start Over
[Untitled]
- Source :
- The Journal of Supercomputing. 19:7-22
- Publication Year :
- 2001
- Publisher :
- Springer Science and Business Media LLC, 2001.
-
Abstract
- Dynamic hardware reconfiguration based on run-time system specialization is viable with FPGAs. The research challenge for formal verification is to help ensure the correctness of dynamically generated hardware. In this paper, the approach is to verify a specialization synthesis algorithm used to reconfigure FPGA designs at run-time. The verification approach is based on a deep embedding of a language for netlist and the relational hardware modeling style.
- Subjects :
- High-level verification
Correctness
Computer science
business.industry
Formal methods
Partial evaluation
Theoretical Computer Science
Intelligent verification
Computer architecture
Hardware and Architecture
Netlist
Hardware_ARITHMETICANDLOGICSTRUCTURES
Field-programmable gate array
business
Hardware_REGISTER-TRANSFER-LEVELIMPLEMENTATION
Formal verification
Software
Computer hardware
Information Systems
Subjects
Details
- ISSN :
- 09208542
- Volume :
- 19
- Database :
- OpenAIRE
- Journal :
- The Journal of Supercomputing
- Accession number :
- edsair.doi...........a5d176163dd5c1da634d58335ec79cce
- Full Text :
- https://doi.org/10.1023/a:1011132326153