Back to Search Start Over

Tri-gated poly-Si nanowire SONOS devices

Authors :
Chiu Kuo-Jung
Hsing-Hui Hsu
Ta-Wei Liu
Tiao-Yuan Huang
Chuan-Ding Lin
Horng-Chih Lin
Source :
2009 International Symposium on VLSI Technology, Systems, and Applications.
Publication Year :
2009
Publisher :
IEEE, 2009.

Abstract

Si nanowire (NW) SONOS devices have recently been demonstrated as a good candidate for high-density non-volatile memory application [1][2]. Owing to the high surface-to-volume ratio of the NW channel, the programming and erasing (P/E) operation of the device could be performed at a lower voltage and much faster speed over the planar counterpart [2]. However, the fabrication of NW devices typically requires advanced lithographic tools and/or complicated process flow. These are not compatible with the manufacturing of flat-panel products where the device feature size is generally several microns or larger. In this work, we propose a simple and cost-effective approach to integrate planar poly-Si thin-film transistors (TFTs) and tri-gated poly-Si NW SONOS devices without resorting to advanced lithographic tools. Greatly enhanced P/E speed with the use of NW structure is clearly demonstrated.

Details

Database :
OpenAIRE
Journal :
2009 International Symposium on VLSI Technology, Systems, and Applications
Accession number :
edsair.doi...........a375acc48a90061b2d1d123df5503019
Full Text :
https://doi.org/10.1109/vtsa.2009.5159333